में Input/Output ध्यहाव्यां पाउँमें याम ना

पि Input/output [Peroiphenal] device द्वाला क्रमें अ०० अ०००

जार्क interface क्षेत्रहान करना देसे,

पि Input/output व्यह्म करना देसे,

पि Input/output व्यह्म करना देसे,

पि Input/output व्यह्म करना देसे,

Perophenal Interface 82055

between micro-Processon & Ilo device

a. Programmed Ilo

b. Internupt derice I/o

c. Dinect Memory Access (DMA)

As hing we have to use interface handware

Ans: Interspace handware Provide all input & output transfers between the micros computers & Persipherals.

| Type                             | 40105                                                                 |
|----------------------------------|-----------------------------------------------------------------------|
| Programmed 110                   | Ilo Port - Alger                                                      |
| Interpret derice                 | The device Processors to                                              |
| Dinect 11 emong<br>Access (DMA). | Memory - Gaz I/o - Gaz<br>- Tessa microprocesson<br>by Passing - arga |

```
Image (1)
Programmed I/o:
     -12 62062- Ilo Porot -7 8 B1 - 1974 - 21/108,
      1 Bate = 8 bit
     1 Porol = 8 Pin
       8 छ। - जिन - जिस्म 8 छ। bit नाहारे
        0 1 01 - 1110
   Low Vollage High Vollage.
      PORT ZEN ZA -> PORTA
                        PORT-B
      PORT.C MAL
      model नवं न्ड्नं वाहि ' हा सहरं क्षि gerice क्य
   क त्यकान I to Pont - जिं आत्य ने roegisten Connected
   -21100
           ! Data direction registers [ DDRA
           ii. Data negisten
        PORT A
 i Dala Dinedion Rgislen ii. Dala Registen
     *I 10 Porot & alleast said negister Antide,
     BI/O Pont -24 2 Sugar
               i. Servial [ Individual]
              ii. Panallel
       * DDRA -पश्चि DDRB - त्यह्नाम वर्ष कदा, नामाध्य
```

२ छ। न्यूव मा,

oll basympre of

#### a Serial



1 John of L

Dala Dinection Registers = 8Pm Duta Registers = 8 Pin.

DDR > 1 SIGT OUTPUL TOAT DDR > 0 SIGT INPUT TOAT Bir o - Add to negation Connected

to Josef or Light

Output -> High State Input -> Low State

\* - (216012 device -6- Programmed Ilo [ Sevial] 37 cos(4, 28 tory -> DDR Sel trogs २२ काछ् न DR 5 से बहुता,

\* J: Output

× 1: InPut

=> Led [Light Emitting Diode] output device



Programmed I/o Ports addressing -64 97) 53 taga technique use raga i. Standard Ilo ii. Memony mapped I/o , Senial [Individual] Programmable I/o Port Memory Mapred 1/0 Addressing Ilo Porot -> Slandard I/o Memory Mapped I/o TO ME PAR OF CONSTRUCTION

- \* Memory Space to materialisms.
- \* Inder 1 onthat the last memond laster 1812 572. - (य वेशव अलि प्राची या गात रच्यूनी),

An Memory Address Space => Large @ Ilo Address Space => Small

\$ 8086 GA 28 Number Pin M/IO -2~ 1/0 M/IO => High => ALT AM Memory Operation M/Jo => LOW => AIR -22 J/O Operation -

\* Accumulation Register An AL Arothmetic Obelougios - dola - sallas

\* Large Memory to Handard I/o use total - 25,

-1

1

IN AL, PORTA / PORTA LARO data 8 bit
AL negisten 4 whiles.

OUT PORTA, AL // 8 bit AL negisten

Taken data PORTA TO TEN

ADD PORTA, 14 - Goi Valid Al,

LDA 3000H // 3000h memory Location for 
Content accumulation - 2000 pm - 400 pm -

The Memory Mapping of Single Space Share

12 (3)

Butile the advantages of Standard I/o \_Ans:

a. 1 MB memory address space is available for use with 8086 micro - Processon memony.

- b. Special instructions for I/o operations maximize Ilo Personmance
- c. Used in System where complete memory capacity is required

# To Write the disudvantages of standard I/O

Ans:

3 1 9

Data has to be transferenced to the accumulation to Peroform anithmetic & logic Operation.

\* ALOUR Ilo device - Ga told memory location white

A What thing Micro-Processon does while memory mapped I/o is in use. Jako hard books a

In memory mapped I/o, the micro-Processon does not use the M/Io Control Pin. Instead the micro-Processon uses an unused address Pin to distinguish between memory 8 I/o.

\* Memory mapped 210 एक MSB - मिल्म द्वारा याम प्रश्निका Ilo allas memory operation

MSb=1 -> ZHET I/O Post Selected insb=0 -> Total memory location selected



#### & Write -he advantages of Memony Mapped I/o a. All Ilo locations are addressed in exactly the same manner as memory location. b. No special instructions are required c. Size of the instruction set is neduced. d. All anithmetic & Logical operations can be Penformed on 110 data directly. e. Used in system where memory nequinement is small. 12 Herite the disadvantages of Memory Mapped 5/0 a. Part of memory address space is lost. b. Memony mapped Ilo instructions generally take longer to execute. & white the differences between memory mapped Ilo & Handand I/o Ans: Memony - mapped I/o i. No Special instructions Standard 110 i. Special instructions needed ii. Loss of memory ii. No loss of memory additess to Peniphenals iii. Simples address decoding in Assembly instructions involves in Arithmetic & Logic operation in Anithmetic & logic operations can be performed on data. can not be Personned on data r. Example: w. Example ADD AX, BX LDA 3000 H



## A Draw Adalress Frace diagram System Address Space Available Jos application use OXFFFF 310 address TeD 5 Pace Reserved for Servial Line 110 address Space 0 × 0006 Fig: Address space diagnam Mith With memory mapped I/o, the micro-Processor moramally uses an instruction mem, neg // Input Filty [Printen] roeg, mem // Output Finds [keybound] Mov Mov

2

4

B suprepoil

FFFFF Port 4095 Memore address Space 510 Pont's FOFFF 1 310 Porals 110 addiresses E0003 E 0 0 02 Pont 3 [0001 Port ? £ 0000 Pont 1 Porol 0 NEWS MAPE Ilo Spare the midne- Process 00000 Memory Space

keybound Connected Porot 2 70keybound (21600 g Press Toganger

NP (Micros Processon) [E0002] location

check Toga,

MOV AX [E0002] Lasty WIGH,

Adalton Stace

- लगाए व त्वा ति नाश्चित ह्व्व्व ह्व्व्व्य व्यवित्वहडू

Point

MPUL MUE

Dut halo

regloo

Address bus - 20 bits
Data bus -> 16 bits.

Instruction queue -> 6 bits.

The Execution unit 784 obt instruction execute total, Bus intendace unit vost, 7440 instruction leter total officer unit 784.

Telen total officer repeatly.

the Execution Unit and boss Emost Powerful

#### By Write the function of BIU

Ans:

a. The Bin Sends out addresses, Letches instruction Loom memory, needs data from Ports & memory & writes data to Ports & memory.

b. Bin handles all transfers of data & addresses on the buses for the execution unit.

## As Write the Lunction of Execution Unit

Ans.

a. It is hebbonsible for the Processon.

b. The execution unit executes while bin detenes next instruction.

c. Alu of execution unit pendonns various anithmetic & Logical operations over the data